• DocumentCode
    1267916
  • Title

    Crosstalk reduction for VLSI

  • Author

    Vittal, A. ; Marek-Sadowska, M.

  • Author_Institution
    Silicon Graphics Inc., Mountain View, CA, USA
  • Volume
    16
  • Issue
    3
  • fYear
    1997
  • fDate
    3/1/1997 12:00:00 AM
  • Firstpage
    290
  • Lastpage
    298
  • Abstract
    The performance of high-speed electronic systems is limited by interconnect-related failure modes such as coupled noise. We propose new techniques for alleviating the problems caused by coupling between signal lines on integrated circuits. We show that models used by previous work on coupled noise-constrained layout synthesis do not allow the use of several important degrees of freedom. These degrees of freedom include the ability to utilize dynamic noise margins rather than static noise margins, the dependence of coupled noise on drive strength, and the possibility of using overlaps to reduce susceptibility to noise. We derive an expression for the coupled noise integral and a bound for the peak coupled noise voltage which shows order of magnitude improvements in both accuracy and fidelity compared to the charge sharing model used in previous work. We use the new bounds to guide a greedy channel router, which manipulates exact adjacency information at every stage, allowing it to introduce jogs or doglegs when necessary for coupled noise reduction. Experimental results indicate that our algorithm compares favorably to previous work. The coupled noise is significantly reduced on benchmark instances.
  • Keywords
    VLSI; circuit layout CAD; crosstalk; integrated circuit interconnections; integrated circuit layout; network routing; VLSI; constraint-driven routing; coupled noise integral; coupled noise reduction; crosstalk reduction; dynamic noise margins; greedy channel router; integrated circuits; interconnect-related failure modes; noise-constrained layout synthesis; peak coupled noise voltage bound; Coupling circuits; Crosstalk; High-speed electronics; Integral equations; Integrated circuit interconnections; Integrated circuit noise; Integrated circuit synthesis; Noise reduction; Signal synthesis; Very large scale integration;
  • fLanguage
    English
  • Journal_Title
    Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0278-0070
  • Type

    jour

  • DOI
    10.1109/43.594834
  • Filename
    594834