DocumentCode :
1268248
Title :
Pitfalls in delay fault testing
Author :
Pierzynska, Alicja ; Pilarski, Slawomir
Author_Institution :
Sch. of Comput. Sci., Simon Fraser Univ., Burnaby, BC, Canada
Volume :
16
Issue :
3
fYear :
1997
fDate :
3/1/1997 12:00:00 AM
Firstpage :
321
Lastpage :
329
Abstract :
In this paper, we examine delay models used in very large scale integration (VLSI) circuit testing. Our study is based on electrical-level simulation experiments. We present a comprehensive analysis of phenomena which significantly affect the actual delays but are not taken into account by the existing models used in testing. Because of these phenomena, for a given path in a circuit, tests commonly considered equivalent may result in different pass/fail decisions. Moreover, contrary to a common assumption, robust tests may fail to detect faults detectable by nonrobust tests. This may happen even in circuits in which all paths are robust testable. Our analysis questions the test quality offered by delay test procedures used so far
Keywords :
VLSI; delays; design for testability; digital integrated circuits; integrated circuit testing; integrated logic circuits; logic testing; VLSI circuit testing; delay fault testing; electrical-level simulation experiments; very large scale integration; Capacitance; Circuit faults; Circuit simulation; Circuit testing; Clocks; Electrical fault detection; Fault detection; Propagation delay; Robustness; Very large scale integration;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.594838
Filename :
594838
Link To Document :
بازگشت