DocumentCode :
1268604
Title :
Low power parallel spread-spectrum correlator
Author :
Garrett, D. ; Stan, M.
Author_Institution :
Dept. of Electr. Eng., Virginia Univ., Charlottesville, VA, USA
Volume :
146
Issue :
4
fYear :
1999
fDate :
8/1/1999 12:00:00 AM
Firstpage :
191
Lastpage :
196
Abstract :
Direct sequence spread spectrum (DSSS) transmissions require a despreading stage within the standard receiver block to recover the spread spectrum signal. For long spread spectrum codes, the correlation block can be a large portion of the receiver size, hence a considerable portion of the power consumption. The authors look at two power reduction alternatives for a parallel spread spectrum correlator, by analysing the algorithm and designing a baseline correlator and by investigating how to streamline the arithmetic operations in one case, and optimising the sample storage in the other. The two correlator designs are compared with a mix of analytical techniques and simulation data to determine the optimal correlator alternative for the DSSS application. The final analysis shows that the register file based correlator can reduce the power by over 30% for bus widths greater than 6 by using a structure which maintains the multi-bit data samples in a static area and by rotating the single bit coefficients around the data with a circular shift register
Keywords :
spread spectrum communication; algorithm; direct sequence spread spectrum transmission; low power parallel correlator; register file; shift register;
fLanguage :
English
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2409
Type :
jour
DOI :
10.1049/ip-cds:19990473
Filename :
803794
Link To Document :
بازگشت