DocumentCode
126920
Title
Design of power optimized memory circuit using High Speed Transreceiver Logic IO Standard on 28nm Field Programmable Gate Array
Author
Sweety ; Pandey, Bishwajeet ; Kumar, Tanesh ; Das, Teerath
Author_Institution
Dept. of Comput. Sci., Maharaja Surajmal Inst., New Delhi, India
fYear
2014
fDate
6-8 Feb. 2014
Firstpage
456
Lastpage
460
Abstract
In this work, we designed a power efficient memory circuit using family of various HSTL IO Standards on 28nm Field Programmable Gate Array (FPGA). Nine different HSTL IO Standards are compared with each other to search the most power efficient one. We validated our circuit with different HSTL IO Standards and on Different frequency range to obtain a most power efficient circuit. In our experiment, there is 87.44% power reduction when HSTL_I is replaced with HSTL_I_DCI_18 on 1 GHz frequency and 76.32% power reduction where we use HSTL_I_12 at place of HSTL_I_DCI_12. According to this experiment, HSTL_I is proved a best energy efficient IO Standard when compared with any other family of HSTL. To design this energy efficient memory circuit we are using Verilog as HDL, Xilinx ISE14.6 simulator with kintex-7 FPGA.
Keywords
field programmable gate arrays; hardware description languages; integrated circuit design; integrated memory circuits; HDL; HSTL IO standard; HSTL_I_12; HSTL_I_DCI_18; Verilog; Xilinx ISE14.6 simulator; energy-efficient IO standard; field programmable gate array; high-speed transreceiver logic IO standard; kintex-7 FPGA; power-efficient memory circuit; power-optimized memory circuit design; CMOS integrated circuits; Clocks; Irrigation; Performance evaluation; Random access memory; Standards; FPGA; HSTL; IO Standard; Low Power; Memory; Power Efficient;
fLanguage
English
Publisher
ieee
Conference_Titel
Optimization, Reliabilty, and Information Technology (ICROIT), 2014 International Conference on
Conference_Location
Faridabad
Print_ISBN
978-1-4799-3958-9
Type
conf
DOI
10.1109/ICROIT.2014.6798384
Filename
6798384
Link To Document