DocumentCode :
1270244
Title :
Dynamic algorithm transformations (DAT)-a systematic approach to low-power reconfigurable signal processing
Author :
Goel, Manish ; Shanbhag, Naresh R.
Author_Institution :
Coordinated Sci. Lab., Illinois Univ., Urbana, IL, USA
Volume :
7
Issue :
4
fYear :
1999
Firstpage :
463
Lastpage :
476
Abstract :
In this paper, dynamic algorithm transformations (DATs) for designing low-power reconfigurable signal-processing systems are presented. These transformations minimize energy dissipation while maintaining a specified level of mean squared error or signal-to-noise ratio. This is achieved by modeling the nonstationarities in the input as temporal/spatial transitions between states in the input state-space. The reconfigurable hardware fabric is characterized by its configuration state-space. The configurable parameters are taken to be the filter taps, coefficient and data precisions, and supply voltage V/sub dd/. An energy-optimal reconfiguration strategy is derived as a mapping from the input to the configuration state-space. In this strategy, taps are powered down starting with the tap with the smallest value [w/sub k//sup 2///spl Sigma//sub m/(w/sub k/)] (where w/sub k/ and /spl Sigma//sub m/(w/sub k/) are, respectively, the adders, redundant-to-binary conversion, tree adders, coefficient and energy dissipation of the kth tap). Optimal values for precision and supply voltage V/sub dd/ are subsequently computed from the roundoff error and critical path delay requirements, respectively. The DAT-based adaptive filter is employed as a near-end crosstalk (NEXT) canceller in a 155.52-Mb/s asynchronous transfer mode-local area network transceiver over category-3 wiring. Simulation results indicate that the energy savings range from -2% to 87% as the cable length varies from 110 to 40 m, respectively, with an average saving of 69%. An average saving of 62% is achieved for the case where the supply voltage V/sub dd/ is kept fixed.
Keywords :
adaptive filters; adders; asynchronous transfer mode; crosstalk; delays; digital signal processing chips; low-power electronics; reconfigurable architectures; roundoff errors; state-space methods; 155.52 Mbit/s; 40 to 110 m; DAT-based adaptive filter; asynchronous transfer mode-local area network transceiver; cable length; configuration state-space; critical path delay requirements; data precisions; dynamic algorithm transformations; energy dissipation; energy-optimal reconfiguration strategy; filter taps; input state-space; low-power reconfigurable signal processing; mean squared error; near-end crosstalk (NEXT) canceller; nonstationarities; reconfigurable hardware fabric; redundant-to-binary conversion; roundoff error; signal-to-noise ratio; temporal/spatial transitions; tree adders; Algorithm design and analysis; Energy dissipation; Fabrics; Filters; Hardware; Heuristic algorithms; Roundoff errors; Signal design; Signal to noise ratio; Voltage;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/92.805753
Filename :
805753
Link To Document :
بازگشت