DocumentCode :
1271610
Title :
Wafer-scale diagnosis tolerating comparator faults
Author :
Sallay, B. ; Maestrini, P. ; Santi, P.
Author_Institution :
Ist. di Elaborazione dell´´Inf., CNR, Pisa, Italy
Volume :
146
Issue :
4
fYear :
1999
fDate :
7/1/1999 12:00:00 AM
Firstpage :
211
Lastpage :
215
Abstract :
A promising application of comparison-based system-level diagnosis is the testing of VLSI chips during manufacture. However, existing comparison models essentially overlook the test invalidation owing to the physical faults in the comparators. A comparison model is proposed that takes into account faults affecting the comparators and the syndrome generation circuitry. A comparator test session is described that is capable of detecting any combination of stuck-at faults in the diagnostic circuitry. This test requires units on the wafer to use independent test inputs which can be satisfied at a small wafer design cost
Keywords :
VLSI; comparators (circuits); fault diagnosis; integrated circuit testing; logic testing; VLSI chips; comparison-based system-level diagnosis; independent test inputs; stuck-at faults; syndrome generation circuitry; wafer design cost; wafer-scale diagnosis tolerating comparator faults;
fLanguage :
English
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
Publisher :
iet
ISSN :
1350-2387
Type :
jour
DOI :
10.1049/ip-cdt:19990438
Filename :
806224
Link To Document :
بازگشت