DocumentCode :
1274829
Title :
A fully programmable systolic pipelined digital video encoder for NTSC/PAL/PALplus compatibility on a 4:3 screen
Author :
Oh, Seung-Ho ; Choi, Han-Jun ; Kwon, Sung-Woo ; Lee, Moon-Key
Author_Institution :
Dept. of Electron. Eng., Yonsei Univ., Seoul, South Korea
Volume :
43
Issue :
3
fYear :
1997
fDate :
8/1/1997 12:00:00 AM
Firstpage :
965
Lastpage :
971
Abstract :
An encoder is proposed that supports NTSC and PAL systems. In addition, it also permits the PALplus standard mode, that is compatible to a 16:9 wide screen, on a 4:3 screen. In order for this to be realized the vertical and horizontal synchronous timing are fully programmable and the encoder is designed in a systolic pipelined architecture with a double pixel clock to increase the internal processing speed. Also, we have mainly concentrated on reducing the gate counts of the submodules such as the letter-box converter, color converter matrix, low pass filter, interpolator, and color modulator. The encoder can accept RGB and YCbCr as the input pixel signal with a speed of 10-15 Mpps. The outputs are a Y/C (S-video) signal and a composite signal. We have modeled the encoder in Verilog-HDL and verified its overall operation by feeding the top module with a color bar test signal. The encoder, which was implemented by 0.6 μm CMOS technology, contains about 42 k gates
Keywords :
CMOS digital integrated circuits; digital signal processing chips; digital television; high definition television; pipeline processing; synchronisation; systolic arrays; television receivers; television standards; timing; video coding; 4:3 screen; CMOS technology; HDTV; NTSC system; NTSC/PAL/PALplus compatibility; PAL system; PALplus standard mode; VOD; Verilog-HDL; color converter matrix; color modulator; composite signal; double pixel clock; gate count reduction; horizontal synchronous timing; input pixel signal; internal processing speed; interpolator; letter-box converter; low pass filter; programmable video encoder; set-top box; submodules; systolic pipelined digital video encoder; vertical synchronous timing; video signal; CMOS technology; Clocks; Displays; Frequency; HDTV; Image sequences; Low pass filters; Matrix converters; TV receivers; Timing;
fLanguage :
English
Journal_Title :
Consumer Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-3063
Type :
jour
DOI :
10.1109/30.628774
Filename :
628774
Link To Document :
بازگشت