Title :
Low-noise and high-speed charge detection in high-resolution CCD image sensors
Author :
Hynecek, Jaroslav
Author_Institution :
Texas Instrum. Inc., Dallas, TX, USA
fDate :
10/1/1997 12:00:00 AM
Abstract :
This paper analyzes problems associated with low-noise and high-speed charge detection encountered in high-resolution image sensors. It is found that the conventional Floating Diffusion (FD) charge detection concept is inferior to the previously studied, but not frequently utilized, Floating Gate (FG) approach. A new output charge detection well reset technique and an improved biasing method allowed the design of the FG charge detection amplifier with a comparable conversion gain to FD structures but with much better noise performance at the data rates up to 40 MHz. The theoretical analysis of the FG amplifier performance, including the Correlated Pixel Clamp signal processing method, is confirmed by measurements performed on a high-resolution 1000×1000 pixel Frame Transfer CCD image sensor built using an Advanced Virtual Phase Technology. The described details of the sensor design include: (1) the over all device architecture, (2) the pixel cross section with the cross section of the lateral overflow drain antiblooming structure, (3) the dual serial register with a single output amplifier, and (4) the resistive gate reset structure for the output charge detection well. The developed image sensor does not need the conventional Correlated Double Sampling (CDS) circuit for the signal processing, since the FG detection node is sensing charge nondestructively without generation of kTC noise. The described progress in the FG charge detection approach thus opens up a possibility for future designs of distributed FG amplifiers that can theoretically reach the ultimate low-noise performance at virtually any clocking frequency
Keywords :
CCD image sensors; electric charge; integrated circuit noise; signal detection; 1000 pixel; 1E6 pixel; 40 MHz; advanced virtual phase technology; biasing method; charge detection amplifier; correlated pixel clamp signal processing; device architecture; dual serial register; floating gate charge detection; frame transfer CCD image sensor; high-resolution CCD image sensors; high-speed charge detection; lateral overflow drain antiblooming structure; low-noise charge detection; noise performance; output charge detection well reset technique; resistive gate reset structure; Charge coupled devices; Design methodology; Image analysis; Image converters; Image sensors; Performance analysis; Performance gain; Pixel; Signal analysis; Signal processing;
Journal_Title :
Electron Devices, IEEE Transactions on