Title :
Enhanced injection in n++-poly/SiOx/SiO2 /p-sub MOS capacitors for low-voltage nonvolatile memory applications: experiment
Author :
Irrera, Fernanda ; Russo, F.
Author_Institution :
Dipartimento di Ingegneria Elettronica, Rome Univ., Italy
fDate :
12/1/1999 12:00:00 AM
Abstract :
In this paper, n++-poly/SiOx/SiO2/p-sub capacitors with enhanced electron injection under substrate accumulation are extensively studied. First, systematic investigation of the role of technology parameters in the PECVD deposition of the SiOx films is presented. In particular, the effect of the silane dilution parameter on the device performance is investigated and the SiOx film optimized in terms of reliability and electron injection enhancement. Then, investigation of the electrical behavior of n++ -poly/SiOx/SiO2/p-sub MOS capacitors is presented. As a result, a picture of the space defect distribution in the SiOx films is proposed. In SiOx films, a relevant density of trapped charge adds to ionized impurities. In particular, the net charge is negative in the bulk of the dielectric, indicating that trapped electrons exceed all the other charge contributions. The space distribution of defects is strongly nonuniform and has the maximum in the vicinity of the SiOx/SiO2 interface. After dc current stress, the devices undergo electrical degradation, the dominant mechanism of degradation being the creation of interface hole traps. The trap generation model is based on the release of hydrogen and pairs generation in the SiOx films. The time-scale of trap filling during the stress is tens of seconds, which suggests that the stress-induced traps are deep in the energy gap
Keywords :
EPROM; MOS capacitors; charge injection; elemental semiconductors; low-power electronics; plasma CVD coatings; silicon; silicon compounds; DC current stress; EEPROM; Fowler-Nordheim tunnelling; PECVD deposition; Si-SiO-SiO2; SiOx film; electrical degradation; electron injection; hydrogen release; interface hole trap; ionized impurity; low-voltage nonvolatile memory; n++-poly/SiOx/SiO2/p-sub MOS capacitor; pair generation; reliability; silane dilution; space defect distribution; substrate accumulation; trapped charge density; Chemical vapor deposition; Dielectrics; EPROM; Electron traps; MOS capacitors; Nonvolatile memory; Silicon; Stress; Substrates; Tunneling;
Journal_Title :
Electron Devices, IEEE Transactions on