Title :
A novel nonvolatile memory cell suitable for both flash and byte-writable applications
Author :
Caywood, John M. ; Huang, Chih-Jen ; Chang, Y.J.
Author_Institution :
SubMicron Circuits, San Jose, CA, USA
fDate :
5/1/2002 12:00:00 AM
Abstract :
The structure, operation, and fabrication of a novel EEPROM/flash cell and array architecture are described. The cell is about half the size of the traditional floating gate tunnel oxide (FLOTOX) electrically erasable programmable read only memory (EEPROM) cell when laid out with the same design rules. This approach has a simple fabrication sequence and requires minimum overhead circuitry rendering it especially suitable for embedded applications. Characterization shows this approach has good retention and has million cycle endurance. Both read and write disturbs are characterized. There are large margins for both types of disturbs. In fact, the data on write disturbs show the disturb margins to be so large that disturb margin can be safely traded off for reduced stress on select transistors
Keywords :
CMOS memory circuits; EPROM; cellular arrays; flash memories; memory architecture; CMOS technology; EEPROM cell; EEPROM/flash cell; array architecture; byte-writable applications; disturb margins; embedded applications; fabrication sequence; flash memory; floating gate threshold; million cycle endurance; nonvolatile memory cell; read disturbs; retention; write disturbs; CMOS logic circuits; EPROM; Electrons; Fabrication; Flash memory; Logic programming; Nonvolatile memory; PROM; Tunneling; Voltage;
Journal_Title :
Electron Devices, IEEE Transactions on