DocumentCode :
1278653
Title :
Design, Modeling, and Test of a Programmable Adaptive Phase-Shifting PLL for Enhancing Clock Data Compensation
Author :
Jiao, Dong ; Kim, Bongjin ; Kim, Chris H.
Author_Institution :
Samsung Semicond. Inc., San Jose, CA, USA
Volume :
47
Issue :
10
fYear :
2012
Firstpage :
2505
Lastpage :
2516
Abstract :
Timing compensation between the clock period and datapath delay in the presence of resonant supply noise has drawn a great deal of attention from the circuit design community. This effect, which is often referred to as the clock data compensation effect, manifests itself as an increase in maximum operating frequency for high performance microprocessors. In this work, we propose an adaptive phase-shifting PLL that can achieve optimal clock data compensation by digitally programming the supply noise sensitivity and the phase shift of the PLL clock period. Measurement results from a 1.2 V, 65 nm test chip demonstrate a 3.4-7.3% improvement in the maximum operating frequency across different clock distribution designs and resonant frequencies. A mathematical framework for simulating the performance of the adaptive phase-shifting PLL is presented for better insight on how the proposed PLL performs when used in different clock network configurations. In addition, the impact of the proposed technique on PLL stability as well as its effectiveness in a 32 nm process has been explored.
Keywords :
clocks; delays; phase locked loops; clock data compensation; clock period; datapath delay; high performance microprocessors; programmable adaptive phase-shifting PLL; size 32 nm; size 65 nm; supply noise sensitivity; timing compensation; voltage 1.2 V; Clocks; Delay; Noise; Numerical models; Phase locked loops; Sensitivity; Resonant noise; adaptive PLL; adaptive clock; clock data compensation;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2012.2211171
Filename :
6294469
Link To Document :
بازگشت