DocumentCode :
1279017
Title :
Implementation of very high radix division in FPGAs
Author :
Amaricai, A. ; Boncalo, O.
Author_Institution :
Univ. Politeh. of Timisoara, Timisoara, Romania
Volume :
48
Issue :
18
fYear :
2012
Firstpage :
1107
Lastpage :
1109
Abstract :
A new approach in multiplication-based dividers for FPGAs is proposed. It relies on very high radix algorithms with prescaling of divisor and dividend. The required multiplications (prescale factor computations, divisor prescaling, dividend prescaling, and the division main iteration) are performed using a simplified version of a multiply-add fused unit, which integrates well into the FPGA specific structure. It is shown that the proposed implementation uses a small number of DSP blocks (three for IEEE simple precision, five for IEEE double precision and eight for IEEE quad precision for Spartan 6 devices), in order to perform the division.
Keywords :
IEEE standards; digital signal processing chips; field programmable gate arrays; iterative methods; prescalers; DSP blocks; FPGA specific structure; IEEE double precision; IEEE quad precision; IEEE simple precision; Spartan 6 devices; dividend prescaling; division main iteration; divisor prescaling; multiplication-based dividers; multiply-add fused unit; prescale factor computations; very high radix division;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2012.0721
Filename :
6294543
Link To Document :
بازگشت