Title :
The CMOS gate forest: an efficient and flexible high-performance ASIC design environment
Author :
Beunder, Michiel A. ; Kernhof, Juergen P. ; Hoefflinger, Bernd
Author_Institution :
Inst. for Microelectron., Stuttgart, West Germany
fDate :
4/1/1988 12:00:00 AM
Abstract :
The basic concepts of the second-generation gate arrays are described. The most important architectures that were used to implement the different concepts are discussed. An overview of the current status of a number of typical sea-of-gates masters is given. A number of quality marks have been defined along which the different architectures can be evaluated. These quality marks range from microarchitecture aspects such as isolation techniques and connectability of the core cells, to macro aspects such as distribution functions. Using these quality marks for reference, the Gate Forest is discussed. The Gate Forest is seen as a major extension of the sea-of-gates principle. It differs from the extant sea-of-gates concept in several important aspects. It is based on a hierarchical concept, both in architecture and design. It combines flexibility and efficiency in one environment by providing transistor-level optimization together with cell library support for different logic design styles. It furthermore supports the efficient implementation of different types of memory in any desired location. The current status of the second generation of the Gate Forest is also briefly described
Keywords :
CMOS integrated circuits; VLSI; cellular arrays; integrated logic circuits; ASIC design environment; CMOS gate forest; Gate Forest; VLSI; cell library support; concepts; connectability; core cells; current status; custom IC design; distribution functions; hierarchical concept; isolation techniques; logic design styles; macro aspects; microarchitecture aspects; overview; quality marks; sea-of-gates masters; second-generation gate arrays; transistor-level optimization; types of memory; Application specific integrated circuits; Costs; Design optimization; Distribution functions; Fabrication; Integrated circuit interconnections; Isolation technology; Libraries; Logic arrays; Logic design; Microarchitecture; Silicon;
Journal_Title :
Solid-State Circuits, IEEE Journal of