Title :
High-density 16/8/4-bit configurable multiplier
Author :
Bermak, A. ; Martinez, D. ; Noullet, J.L.
Author_Institution :
Lab. d´´Anal. et d´´Archit. des Syst., CNRS, Toulouse, France
fDate :
10/1/1997 12:00:00 AM
Abstract :
A configurable serial-parallel multiplier based on Braun´s and Baugh-Wooley´s algorithms is presented. The multiplier can be configured to perform either signed or unsigned multiplications and to achieve variable precision. In this device one factor A(m) is fed serially with an arbitrary wordlength m while the other B(n) is stored in parallel with a configurable number of bits n=4, 8 or 16 bits. Switch elements are used to change the hardware connection between adjacent 4-bit multiplier basic blocks. This reconfiguration concept provides a higher precision multiplier by grouping adjacent cells or a higher throughput at low levels of precisions. A prototype of this multiplier has been fabricated using a full custom 1.0 μm CMOS technology. The active area contains 3450 transistors and occupies 0.47 mm2 corresponding to a very high gate density of 1532 gates/mm2
Keywords :
CMOS logic circuits; VLSI; digital arithmetic; multiplying circuits; 1 micron; 16 bit; 4 bit; 8 bit; Baugh-Wooley algorithm; Braun algorithm; full custom CMOS technology; high-density configurable multiplier; reconfiguration concept; serial-parallel multiplier; signed multiplications; unsigned multiplications; variable precision;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
DOI :
10.1049/ip-cds:19971478