DocumentCode :
1279687
Title :
5T SRAM With Asymmetric Sizing for Improved Read Stability
Author :
Nalam, S. ; Calhoun, Benton H.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Virginia, Charlottesville, VA, USA
Volume :
46
Issue :
10
fYear :
2011
Firstpage :
2431
Lastpage :
2442
Abstract :
Conventional 6-transistor (6T) SRAM scaling to newer technologies and lower supply voltages is difficult due to a complex trade-off space involving stability, performance, power, and area. Local and global variation make SRAM design even more challenging. We present a 5-transistor (5T) bitcell that uses sizing asymmetry to improve read stability and to provide an efficient knob for trading off the aforementioned metrics. In this paper, we compare the 5T with the conventional 6T and the 8T and show how it can be a flexible, intermediate alternative between the two. We also investigate single-ended sensing for the 5T. Finally, we present measurement results in a 45 nm test chip that demonstrate the functionality of the 5T. Through a combination of write assists, the 5T can demonstrate comparable writability down to 0.7 V, while showing no read errors down to 0.5 V.
Keywords :
SRAM chips; circuit stability; 5-transistor SRAM; 6-transistor SRAM; SRAM design; read stability; single-ended bitcell; size 45 nm; sizing asymmetry; test chip; voltage 0.5 V; voltage 0.7 V; write assists; Inverters; Measurement; Random access memory; Sensors; Stability criteria; Topology; Transistors; 5T SRAM; Asymmetric sizing; single-ended bitcell; static noise margin;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2011.2160812
Filename :
5959998
Link To Document :
بازگشت