DocumentCode :
1279964
Title :
A gate-coupled PTLSCR/NTLSCR ESD protection circuit for deep-submicron low-voltage CMOS ICs
Author :
Ker, Ming-Don ; Chang, Hun-Hsien ; Wu, Chung-Yu
Author_Institution :
VLSI Design Dept., Ind. Technol. Res. Inst., Hsinchu, Taiwan
Volume :
32
Issue :
1
fYear :
1997
fDate :
1/1/1997 12:00:00 AM
Firstpage :
38
Lastpage :
51
Abstract :
A novel electrostatic discharge (ESD) protection circuit, which combines complementary low-voltage-triggered lateral SCR (LVTSCR) devices and the gate-coupling technique, is proposed to effectively protect the thinner gate oxide of deep submicron CMOS ICs without adding an extra ESD-implant mask. Gate-coupling technique is used to couple the ESD-transient voltage to the gates of the PMOS-triggered/NMOS-triggered lateral silicon controlled rectifier (SCR) (PTLSCR/NTLSCR) devices to turn on the lateral SCR devices during an ESD stress. The trigger voltage of gate-coupled lateral SCR devices can be significantly reduced by the coupling capacitor. Thus, the thinner gate oxide of the input buffers in deep-submicron low-voltage CMOS ICs can be fully protected against ESD damage. Experimental results have verified that this proposed ESD protection circuit with a trigger voltage about 7 V can provide 4.8 (3.3) times human-body-model (HBM) [machine-model (MM)] ESD failure levels while occupying 47% of layout area, as compared with a conventional CMOS ESD protection circuit
Keywords :
CMOS integrated circuits; ULSI; electrostatic discharge; integrated circuit design; integrated circuit modelling; protection; thyristor circuits; 7 V; ESD protection circuit; PMOS-triggered/NMOS-triggered lateral silicon controlled rectifier; coupling capacitor; deep-submicron low-voltage CMOS; gate oxide; gate-coupled PTLSCR/NTLSCR circuit; human-body-model; input buffers; layout area; low-voltage-triggered lateral SCR; Biological system modeling; Breakdown voltage; CMOS process; CMOS technology; Capacitors; Coupling circuits; Electrostatic discharge; Protection; Semiconductor device modeling; Stress; Thyristors; Voltage;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.553176
Filename :
553176
Link To Document :
بازگشت