Title :
A recommended error control architecture for ATM networks with wireless links
Author :
Cain, J. Bibb ; McGregor, Dennis N.
Author_Institution :
Harris Corp., Melbourne, FL, USA
fDate :
1/1/1997 12:00:00 AM
Abstract :
This paper provides performance results through analysis and simulation for key error control problems encountered in using wireless links to transport asynchronous transfer mode (ATM) cells. Problems considered include the forward-error correction (FEC) and interleaving at the physical layer, the impact of wireless links on the ATM cell header-error control (HEC) sand cell delineation (CD) functions, the application of data link automatic repeat-request (ARQ) for traffic requiring reliable transport, and the impact of the choice of end-to-end ARQ protocol for reliable service. We conclude that it is very important to make the physical layer as SONET-like as possible through the use of powerful FEC, interleaving, and ARQ. These additional error control measures are especially necessary for disturbed channels because of the degrading effects of the channel on higher-layer functions. A recommended error control architecture is given with tradeoffs
Keywords :
B-ISDN; asynchronous transfer mode; automatic repeat request; data communication; forward error correction; interleaved codes; radio links; transport protocols; ARQ; ATM cell header error control; ATM networks; B-ISDN; SONET; asynchronous transfer mode; automatic repeat-request; cell delineation; disturbed channels; end to end ARQ protocol; error control architecture; error control problems; forward error correction; interleaving; performance results; physical layer; simulation; traffic; transmission control protocol; wireless links; Analytical models; Asynchronous transfer mode; Automatic control; Automatic repeat request; Error correction; Forward error correction; Interleaved codes; Performance analysis; Physical layer; Transport protocols;
Journal_Title :
Selected Areas in Communications, IEEE Journal on