DocumentCode :
1284647
Title :
A 10-b Ternary SAR ADC With Quantization Time Information Utilization
Author :
Guerber, Jon ; Venkatram, Hariprasath ; Gande, Manideep ; Waters, Allen ; Moon, Un-Ku
Author_Institution :
Oregon State Univ., Corvallis, OR, USA
Volume :
47
Issue :
11
fYear :
2012
Firstpage :
2604
Lastpage :
2613
Abstract :
The design of a ternary successive approximation (TSAR) analog-to-digital converter (ADC) with quantization time information utilization is proposed. The TSAR examines the transient information of a typical dynamic SAR voltage comparator to provide accuracy, speed, and power benefits. Full half-bit redundancy is shown, allowing for residue shaping which provides an additional 6 dB of signal-to-quantization-noise ratio (SQNR). Synchronous quantizer speed enhancements allow for a shorter worst case conversion time. An increased monotonicity switching algorithm, stage skipping due to reference grouping, and SAR logic modifications minimize overall dynamic energy. The architecture has been shown to reduce capacitor array switching power consumption and digital-to-analog converter (DAC) driver power by about 60% in a mismatch limited SAR, reduce comparator activity by about 20%, and require only 8.03 average comparisons and 6.53 average DAC movements for a 10-b ADC output word. A prototype is fabricated in 0.13-μm CMOS employing on-chip statistical time reference calibration, supply variability from 0.8 to 1.2 V, and small input signal power scaling. The chip consumes 84 μ W at 8 MHz with an effective number of bits of 9.3 for a figure of merit of 16.9 fJ/C-S for the 10-b prototype and 10.0 fJ/C-S for a 12-b enhanced prototype chip.
Keywords :
CMOS integrated circuits; analogue-digital conversion; calibration; comparators (circuits); digital-analogue conversion; quantisation (signal); redundancy; CMOS technology; DAC driver; SAR logic modifications; SQNR; capacitor array switching power consumption; digital-to-analog converter driver; dynamic SAR voltage comparator; enhanced prototype chip; figure of merit; frequency 8 MHz; full half-bit redundancy; monotonicity switching algorithm; on-chip statistical time reference calibration; power 84 muW; quantization time information utilization; residue shaping; signal-to-quantization-noise ratio; size 0.13 mum; synchronous quantizer speed enhancements; ternary SAR ADC; ternary successive approximation analog-to-digital converter; voltage 0.8 V to 1.2 V; word length 10 bit; word length 12 bit; Accuracy; Capacitors; Clocks; Delay; Quantization; Redundancy; Switches; Residue shaping; SAR ADC redundancy; SAR switching; successive approximation analog-to-digital converter (SAR ADC); ternary SAR (TSAR); time quantization;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2012.2211696
Filename :
6302208
Link To Document :
بازگشت