DocumentCode :
1285404
Title :
Fast Multiple Inverse Transforms With Low-Cost Hardware Sharing Design for Multistandard Video Decoding
Author :
Fan, Chih-Peng ; Fang, Chia-Hao ; Chang, Chia-Wei ; Hsu, Shun-Ji
Author_Institution :
Dept. of Electr. Eng., Nat. Chung Hsing Univ., Taichung, Taiwan
Volume :
58
Issue :
8
fYear :
2011
Firstpage :
517
Lastpage :
521
Abstract :
In this brief, fast multiple inverse transform algorithms and their hardware sharing designs for 2 × 2, 4 × 4, and 8 × 8 inverse transforms in H.264/Advanced Video Coding and the 8 × 8 inverse transform in Audio Video Coding Standard, 4 × 4 and 8 × 8 inverse transforms in VC-1, and inverse discrete cosine transform in JPEG and MPEG-1/2/4 are developed with a low hardware cost, for multistandard decoding applications. By matrix factorizations and shift-and-addition computations, the proposed 1-D hardware sharing transform scheme is achieved without multiplications. The hardware cost of the proposed 1-D sharing architecture is smaller than that of the individual and separate designs. Through VLSI implementations with regular modularity, the 2-D transform with the proposed 1-D sharing architecture achieves multistandard real-time video decoding.
Keywords :
VLSI; data compression; inverse transforms; video coding; H.264-advanced video coding; JPEG; MPEG; VLSI; fast multiple inverse transform; low-cost hardware sharing design; multistandard video decoding; Adders; Computer architecture; Decoding; Hardware; Transform coding; Transforms; Video coding; Fast algorithm; hardware share; multiple inverse transforms; multistandard; video decoding;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2011.2158749
Filename :
5966321
Link To Document :
بازگشت