Title :
A Novel Architecture for Block Interleaving Algorithm in MB-OFDM Using Mixed Radix System
Author :
Han, Youngsun ; Harliman, Peter ; Kim, Seon Wook ; Kim, Jong-Kook ; Kim, Chulwoo
Author_Institution :
Sch. of Electr. Eng., Korea Univ., Seoul, South Korea
fDate :
6/1/2010 12:00:00 AM
Abstract :
In this paper, we present a novel architecture of a block interleaver in MB-OFDM systems based on Mixed Radix System (MRS). We prove mathematically that the proposed architecture can support bit permutations in the interleaving process. The hierarchical property of our proposed MRS-based design methodology allows the proposed architecture to support all the required data rates in the MB-OFDM systems with simple modular design. Furthermore, the same design to be used for the interleaver can also be used for the operation of de-interleaving, which reduces the implementation complexity significantly. The latency of our architecture is as low as 6 MB-OFDM symbols. In addition, when comparing our proposed architecture with the conventional approach, we are able to reduce the implementation complexity by 85.5%, 69.4%, and 40.3% for 80, 200, and 480 Mb/s data rates, respectively, while improving our operating maximum clock frequency by more than 3.3 times over the conventional design. We also show that the power consumption is reduced by 87.4%, 73.6%, and 39.8% for 80, 200, and 480 Mb/s, respectively.
Keywords :
OFDM modulation; block codes; communication complexity; interleaved codes; ultra wideband communication; MB-OFDM; block interleaving algorithm; implementation complexity; interleaving process; mixed radix system; ultra wide band communication; Array processor; MB-OFDM; Mixed Radix System (MRS); block interleaving;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2009.2018091