DocumentCode :
1287035
Title :
An 8.0-Gb/s HyperTransport Transceiver for 32-nm SOI-CMOS Server Processors
Author :
Loke, Alvin L S ; Doyle, Bruce A. ; Maheshwari, Sanjeev K. ; Fischette, Dennis M. ; Wang, Charles L. ; Wee, Tin Tin ; Fang, Emerson S.
Author_Institution :
Adv. Micro Devices, Inc., Fort Collins, CO, USA
Volume :
47
Issue :
11
fYear :
2012
Firstpage :
2627
Lastpage :
2642
Abstract :
We present an 8.0-Gb/s HyperTransport source-synchronous I/O integrated in a 32-nm SOI-CMOS processor for high-performance servers. Based on a 45-nm design capping at 6.4 Gb/s, the 32-nm transceiver achieves up to 8.0 Gb/s over long-reach board channels by incorporating several jitter- and power-reduction enhancements. First, a high-bandwidth digital clean-up PLL is introduced to attenuate high-frequency jitter in the received forwarded clock before the data is sampled. This PLL achieves a highly programmable jitter bandwidth of 20-296 MHz (measured with 0.2 UIpp input jitter) and 0.90-1.50 ps output rms jitter by implementing an extended bang-bang phase detector for additional phase-error magnitude information and flexible bang-bang control of a current-starved ring-based oscillator. Second, several power-hungry circuits, namely the transmitter input FIFO and output driver as well as the receiver deserializer, are redesigned for 8.0-Gb/s operation to maintain thermal compatibility with the existing 45-nm socket package. The fabricated 20-lane I/O consumes 1.70 W at 8.0 Gb/s with an energy efficiency of 11.8 pJ/bit. This reflects a 4.9% increase in HyperTransport power consumption and only 0.3% increase in total processor target power relative to 45-nm operation at 6.4 Gb/s.
Keywords :
CMOS integrated circuits; digital phase locked loops; electronics packaging; elemental semiconductors; flexible electronics; integrated circuit design; jitter; microprocessor chips; phase detectors; programmable circuits; radiofrequency integrated circuits; radiofrequency oscillators; silicon; silicon-on-insulator; transceivers; 20-lane I-O fabrication; SOI-CMOS server processor; Si; additional phase-error magnitude information; bandwidth 20 MHz to 296 MHz; bit rate 6.4 Gbit/s; bit rate 8.0 Gbit/s; current-starved ring-based oscillator; extended bang-bang phase detector; flexible bang-bang control; high-bandwidth digital clean-up PLL; high-frequency jitter; hypertransport power consumption; hypertransport source-synchronous I-O integration; hypertransport transceiver; long-reach board channel; output driver; power 1.70 W; power-hungry circuit; power-reduction enhancement; programmable jitter bandwidth; receiver deserializer; size 32 nm; size 45 nm; socket package; thermal compatibility; time 0.90 ps to 1.50 ps; transmitter input FIFO; Bandwidth; Clocks; Jitter; Phase locked loops; Program processors; Servers; Voltage-controlled oscillators; Bang–bang PLL; CMOS integrated circuits; HyperTransport (HT); clean-up PLL; forwarded clock; jitter tracking; low power; source synchronous; wireline transceivers;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2012.2211697
Filename :
6305490
Link To Document :
بازگشت