DocumentCode :
1287890
Title :
Clock multiplier using digital CMOS standard cells for high-speed digital communication systems
Author :
Lee, Youngkou ; Choi, Sungsoo ; Kim, Scung-Gem ; Lee, Jeong-A ; Kim, Kiseon
Author_Institution :
Dept. of Inf. & Commun, KJIST, Kwangju, South Korea
Volume :
35
Issue :
24
fYear :
1999
fDate :
11/25/1999 12:00:00 AM
Firstpage :
2073
Lastpage :
2074
Abstract :
The authors propose and evaluate the performance of a 2N times clock multiplier that controls memory components for high-speed data communications. To improve the reliability of the circuit, a symmetric circuit structure is used, while to verify circuit operation by means of a simple method, an MVU estimator is found from simulation data. The proposed circuit can provide clock rates, which are usually required in the multiple phase shift keying (MPSK) or multiple quadrature amplitude modulation (MQAM) modulation schemes, of 2 to 2N times that of the input clock
Keywords :
CMOS digital integrated circuits; cellular arrays; clocks; digital communication; integrated circuit reliability; multiplying circuits; phase shift keying; quadrature amplitude modulation; MVU estimator; circuit operation; clock multiplier; digital CMOS standard cells; high-speed digital communication systems; memory components; multiple phase shift keying; multiple quadrature amplitude modulation; reliability; symmetric circuit structure;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19991442
Filename :
815900
Link To Document :
بازگشت