Title :
A High-Precision On-Chip Path Delay Measurement Architecture
Author :
Pei, Songwei ; Li, Huawei ; Li, Xiaowei
Author_Institution :
State Key Lab. of Comput. Archit., Inst. of Comput. Technol., Beijing, China
Abstract :
In this paper, we present a novel on-chip path delay measurement architecture for efficiently detecting and debugging of delay faults in the fabricated integrated circuits. Several delay stages are employed in the proposed on-chip path delay measurement (OCDM) circuit, whose delay ranges are increased by a factor of two gradually from the last to the first delay stage. Thus, the proposed OCDM circuit can achieve a large delay measurement range with a small quantity of delay stages. A calibration circuit is incorporated into the proposed on-chip path delay measurement technique to calibrate the delay range of the delay stage under process variations. In addition, delay calibration for import lines is conducted to improve the precision of path delay measurement. Experimental results are presented to validate the proposed path delay measurement architecture.
Keywords :
calibration; delay lines; electrical faults; integrated circuit reliability; measurement systems; system-on-chip; OCDM circuit; delay calibration circuit; delay faults debugging; delay faults detection; delay range calibration; delay stages; high-precision on-chip path delay measurement architecture; integrated circuits fabrication; Calibration; Clocks; Code division multiplexing; Delay; System-on-a-chip; Calibration; delay measurement; delay range; vernier delay line (VDL);
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2011.2161353