DocumentCode :
1288646
Title :
Modeling and Analysis of Simultaneous Switching Noise Coupling for a CMOS Negative-Feedback Operational Amplifier in System-in-Package
Author :
Shim, Yujeong ; Park, Jongbae ; Kim, Jaemin ; Song, Eakhwan ; Yoo, Jeongsik ; Pak, Junso ; Kim, Joungho
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
Volume :
51
Issue :
3
fYear :
2009
Firstpage :
763
Lastpage :
773
Abstract :
A new hybrid modeling method is proposed for the chip-package co-modeling and co-analysis. This method is designed to investigate the simultaneous switching noise (SSN) coupling paths and effects on the dc output voltage offset of the operational amplifier (OpAmp). It combines an analytical model of the circuit with a power distributed network (PDN) and interconnection models at the chip and package substrate. In order to validate the proposed model, CMOS OpAmp was fabricated using TSMC 0.25 mum. Then the dc output offset voltage of the OpAmp was measured by sweeping the SSN frequency from 10 MHz up to 3 GHz. It was successfully demonstrated that the experimental results are consistent with the predictions generated using the proposed model. We also confirmed that the dc offset voltage is strongly dependent on the SSN frequency and the PDN impedance profile of the chip-package hierarchical PDN. It shows the necessity for the chip-package co-modeling and simulation of the system-in-package designs.
Keywords :
CMOS integrated circuits; feedback; integrated circuit modelling; integrated circuit noise; operational amplifiers; system-in-package; system-on-chip; CMOS OpAmp; CMOS negative-feedback operational amplifier; PDN impedance profile; SSN frequency; TSMC; chip-package co-analysis; chip-package co-modeling; chip-package hierarchical PDN; dc offset voltage; dc output voltage offset; hybrid modeling method; interconnection models; power distributed network; simultaneous switching noise coupling; system-in-package designs; Analytical models; Circuit noise; Coupling circuits; Design methodology; Frequency; Integrated circuit interconnections; Operational amplifiers; Power system modeling; Semiconductor device modeling; Voltage; Circuit modeling; electromagnetic noise; impedance matrix; operational amplifiers; power distribution lines; power distribution noise;
fLanguage :
English
Journal_Title :
Electromagnetic Compatibility, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9375
Type :
jour
DOI :
10.1109/TEMC.2009.2026637
Filename :
5196720
Link To Document :
بازگشت