Title :
Characteristics of n-Channel MOSFETs With Tailored Source/Drain Extension for Mask ROM and EEPROM Applications
Author :
Chen, Yuan-Feng ; Gong, Jeng ; Tung, Wei-Jen ; Chou, Shang-Wei ; Jeng, Erik S.
Author_Institution :
Inst. of Electron. Eng., Nat. Tsing-Hua Univ., Hsinchu, Taiwan
Abstract :
A novel 2-bits-per-transistor mask-programmable read-only memory (mask ROM) device with gate-to-drain nonoverlapped implantation (NOI) is investigated in this paper. The NOI mask ROM can be coded by using the lightly doped drain implantation mask and related processes. This simple coding scheme is fully compatible with industrial CMOS processing. The measured threshold voltage difference DeltaVth between the two logic states (ldquo0rdquo and ldquo1rdquo) of the devices is approximately 0.6 V. Moreover, DeltaVth can be improved when the pocket implant is incorporated into the NOI region based on the device simulation. The characteristics of this NOI mask ROM, including 2-bits-per-transistor operation, body effects, hot carrier impact, and array layouts, are investigated. By sharing the same array layout and readout circuit, the potential of NOI devices´ seamless migration between the mask ROM and electrically erasable programmable read-only memory functions are also demonstrated.
Keywords :
CMOS integrated circuits; EPROM; doping; masks; readout electronics; EEPROM application; NOI device seamless migration; array layouts; coding; device simulation; doped drain implantation mask; gate-to-drain nonoverlapped implantation; hot carrier impact; industrial CMOS processing; logic states; mask ROM application; mask-programmable read-only memory; n-channel MOSFETs; pocket implant; readout circuit; source-drain extension; storage capacity 2 bit; threshold voltage difference; transistor; CMOS logic circuits; CMOS process; Circuit simulation; Hot carriers; Implants; Logic devices; MOSFETs; Read only memory; Threshold voltage; Voltage measurement; Electrically erasable programmable read-only memory (EEPROM); mask-programmable read-only memory (mask ROM); nonoverlapped implantation (NOI); nonvolatile memory (NVM);
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2009.2026521