DocumentCode :
128920
Title :
A FinFET LER VT variability estimation scheme with 300× efficiency improvement
Author :
Chinta, Sabareesh Nikhil ; Mittal, Sparsh ; Debashis, Punyashloka ; Ganguly, Utsav
Author_Institution :
Dept. of Electr. Eng., Indian Inst. of Technol. Bombay, Mumbai, India
fYear :
2014
fDate :
9-11 Sept. 2014
Firstpage :
277
Lastpage :
280
Abstract :
In this paper, we have proposed a computationally efficient method to evaluate threshold voltage (VT) variability due to Line Edge Roughness (LER) in sub-20nm node FinFETs. For channel lengths less than 15 nm, the variability in threshold voltage may be estimated to a great accuracy (error <; 10%) with a decrease in computation time of over 300×. The method thus proposed provides a fast and accurate way of estimating σVT from LER specifications of a fin patterning technology.
Keywords :
MOSFET; statistical analysis; FinFET; LER; fin patterning technology; line edge roughness; threshold voltage variability estimation; Analytical models; Computational modeling; Correlation; Estimation; FinFETs; Mathematical model; Sensitivity; FinFETs; Line Edge Roughness; Threshold Voltage; Variability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Simulation of Semiconductor Processes and Devices (SISPAD), 2014 International Conference on
Conference_Location :
Yokohama
ISSN :
1946-1569
Print_ISBN :
978-1-4799-5287-8
Type :
conf
DOI :
10.1109/SISPAD.2014.6931617
Filename :
6931617
Link To Document :
بازگشت