DocumentCode :
128923
Title :
P/G TSV planning for IR-drop reduction in 3D-ICs
Author :
Shengcheng Wang ; Firouzi, Farshad ; Oboril, Fabian ; Tahoori, Mehdi B.
Author_Institution :
Dept. of Dependable Nano Comput. (CDNC), Karlsruhe Inst. of Technol. (KIT), Karlsruhe, Germany
fYear :
2014
fDate :
24-28 March 2014
Firstpage :
1
Lastpage :
6
Abstract :
In recent years, interconnect issues emerged as major performance challenges for Two-Dimensional-Integrated-Circuits (2D-ICs). In this context, Three-Dimensional-ICs (3D-ICs), which consist of several active layers stacked above each other, offer a very attractive alternative to conventional 2D-ICs. However, 3D-ICs also face many challenges associated with the Power Distribution Network (PDN) design due to the increasing power density and larger supply current compared to 2D-ICs. As an important part of 3D-IC PDNs, Power/Ground (P/G) Through-Silicon-Vias (TSVs) should be well-managed. Excessive or ill-placed P/G TSVs impact the power integrity (e.g. IR-drop), and also consume a considerable amount of chip real estate. In this work, we propose a Mixed-Integer-Linear-Programming (MILP)-based technique to plan the P/G TSVs. The goal of our approach is to minimize the average IR-drop while satisfying the total area constraint of TSVs by optimizing the P/G TSV placement. Therefore, the locations, sizes and the total number of the P/G TSVs are co-optimized simultaneously. The experimental results show that the average IR-drop can be reduced by 11.8 % in average using the proposed method compared to a random placement technique with a much smaller runtime.
Keywords :
distribution networks; integer programming; integrated circuit interconnections; linear programming; planning; three-dimensional integrated circuits; 2D-IC; 3D-IC; IR-drop reduction; MILP; P/G TSV planning; PDN; Si; active layers; chip real estate; interconnect issues; mixed-integer-linear-programming; power density; power distribution network; power/ground through-silicon-vias planning; supply current; two-dimensional-integrated-circuits; Equations; Logic gates; Mathematical model; Optimization; Routing; Three-dimensional displays; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition (DATE), 2014
Conference_Location :
Dresden
Type :
conf
DOI :
10.7873/DATE.2014.057
Filename :
6800258
Link To Document :
بازگشت