Title :
Capacitor-couple ESD protection circuit for deep-submicron low-voltage CMOS ASIC
Author :
Ker, Ming-Dou ; Wu, Chung-Yu ; Cheng, Tao ; Chang, Hun-Hsien
Author_Institution :
Inst. of Electron., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
Capacitor-couple technique used to lower snapback-trigger voltage and to ensure uniform ESD current distribution in deep-submicron CMOS on-chip ESD protection circuit is proposed. The coupling capacitor is realized by a poly layer right under the wire-bonding metal pad without increasing extra layout area to the pad. A timing-original design model has been derived to calculate the capacitor-couple efficiency of this proposed ESD protection circuit. Using this capacitor-couple ESD protection circuit, the thinner gate oxide of CMOS devices in deep-submicron low-voltage CMOS ASIC can be effectively protected.
Keywords :
CMOS integrated circuits; application specific integrated circuits; capacitors; electrostatic discharge; protection; ESD current distribution; capacitor-couple ESD protection circuit; deep-submicron low-voltage CMOS ASIC; gate oxide; layout area; poly layer; snapback-trigger voltage; timing-original design model; wire-bonding metal pad; Application specific integrated circuits; CMOS technology; Coupling circuits; Electrostatic discharge; MOS devices; Pins; Protection; Robustness; Stress; Voltage;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on