DocumentCode :
1289665
Title :
A 0.8-μm CMOS two-dimensional programmable mixed-signal focal-plane array processor with on-chip binary imaging and instructions storage
Author :
Domínguez-Castro, Rafael ; Espejo, Servando ; Rodriguez-Vázquez, Angel ; Carmona, Ricardo A. ; Földesy, Péter ; Zarándy, Ákos ; Szolgay, Péter ; Szirányi, Tamás ; Roska, Tamaá
Author_Institution :
Inst. de Microelectron., Seville Univ., Spain
Volume :
32
Issue :
7
fYear :
1997
fDate :
7/1/1997 12:00:00 AM
Firstpage :
1013
Lastpage :
1026
Abstract :
This paper presents a CMOS chip for the parallel acquisition and concurrent analog processing of two-dimensional (2-D) binary images. Its processing function is determined by a reduced set of 19 analog coefficients whose values are programmable with 7-b accuracy. The internal programming signals are analog, but the external control interface is fully digital. On-chip nonlinear digital-to-analog converters (DAC´s) map digitally coded weight values into analog control signals, using feedback to predistort their transfer characteristics in accordance to the response of the analog programming circuitry. This strategy cancels out the nonlinear dependence of the analog circuitry with the programming signal and reduces the influence of interchip technological parameters random fluctuations. The chip includes a small digital RAM memory to store eight sets of processing parameters in the periphery of the cell array and four 2-D binary images spatially distributed over the processing array. It also includes the necessary control circuitry to realize the stored instructions in any order and also to realize programmable logic operations among images. The chip architecture is based on the cellular neural/nonlinear network universal machine (CNN-UM). It has been fabricated in a 0.8-μm single-poly double-metal technology and features 2-μs operation speed (time required to process an image) and around 7-b accuracy in the analog processing operations
Keywords :
CMOS integrated circuits; cellular neural nets; focal planes; image sensors; mixed analogue-digital integrated circuits; neural chips; 0.8 micron; 2 mus; CMOS two-dimensional programmable mixed-signal focal-plane array processor; RAM memory; cellular neural/nonlinear network universal machine; concurrent analog processing; control circuitry; feedback; instructions storage; nonlinear digital-to-analog converter; on-chip binary imaging; parallel acquisition; single-poly double-metal technology; vision chip; CMOS process; Digital-analog conversion; Feedback circuits; Fluctuations; Programmable control; Programmable logic arrays; Programmable logic devices; Random access memory; Read-write memory; Two dimensional displays;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.597292
Filename :
597292
Link To Document :
بازگشت