Title :
Efficient logic-level timing analysis using constraint-guided critical path search
Author :
Oh, Chanhee ; Mercer, M. Ray
Author_Institution :
Dept. of Electr. & Comput. Eng., Texas Univ., Austin, TX, USA
Abstract :
As the operating speed of digital circuits dramatically increases with the advance of VLSI technology, it is becoming more critical to ensure that the circuits are free from timing-related design errors. In a traditional static timing approach nonfunctional paths cannot be distinguished from functional ones since the functionality of a circuit is ignored. This often results in overestimation of circuit delay and can degrade the circuit performance. In today´s design methodology where the use of automated logic synthesis and module-based design are popular, circuits with a very large number of nonfunctional (false) paths are common. This paper describes an efficient logic-level timing analysis approach that can provide an accurate delay estimate of a digital circuit which may have many long false paths. By using logic incompatibilities in a circuit as constraints for critical path search, the algorithm determines the longest sensitizable path without explicit path enumeration. Since the number of false paths that can be implicitly eliminated is potentially exponential to the number of path constraints, performance improvement is significant.
Keywords :
VLSI; circuit analysis computing; delays; integrated logic circuits; logic CAD; logic design; search problems; timing; VLSI technology; automated logic synthesis; circuit delay; constraint-guided critical path search; design methodology; digital circuits; logic-level timing analysis; long false paths; module-based design; timing-related design errors; Circuit optimization; Circuit synthesis; Degradation; Delay estimation; Design methodology; Digital circuits; Logic circuits; Logic design; Timing; Very large scale integration;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on