Title :
An effective approach to automatic functional processor test generation for small-delay faults
Author :
Riefert, A. ; Ciganda, L. ; Sauer, Matthias ; Bernardi, P. ; Reorda, M. Sonza ; Becker, B.
Author_Institution :
Albert-Ludwigs-Univ. Freiburg, Freiburg, Germany
Abstract :
Functional microprocessor test methods provide several advantages compared to DFT approaches, like reduced chip cost and at-speed execution. However, the automatic generation of functional test patterns is an open issue. In this work we present an approach for the automatic generation of functional microprocessor test sequences for small-delay faults based on Bounded Model Checking. We utilize an ATPG framework for small-delay faults in sequential, non-scan circuits and propose a method for constraining the input space for generating functional test sequences (i.e., test programs). We verify our approach by evaluating the miniMIPS microprocessor. In our experiments we were able to reach over 97 % fault efficiency. To the best of our knowledge, this is the first fully automated approach to functional microprocessor test for small-delay faults.
Keywords :
automatic test pattern generation; integrated circuit testing; microprocessor chips; sequential circuits; ATPG framework; DFT approach; at-speed execution; automatic functional processor test generation; bounded model checking; functional microprocessor test; functional test sequences; miniMIPS microprocessor; nonscan circuits; reduced chip cost; sequential circuits; small-delay faults; Circuit faults; Integrated circuit modeling; Logic gates; Microprocessors; Test pattern generators;
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition (DATE), 2014
Conference_Location :
Dresden
DOI :
10.7873/DATE.2014.140