Title :
A hybrid non-volatile SRAM cell with concurrent SEU detection and correction
Author :
Junsangsri, Pilin ; Lombardi, Floriana ; Jie Han
Author_Institution :
Electr. & Comput. Eng., Northeastern Univ., Boston, MA, USA
Abstract :
This paper presents a hybrid non-volatile (NV) SRAM cell with a new scheme for SEU tolerance. The proposed NVSRAM cell consists of a 6T SRAM core and a Resistive RAM (RRAM), made of a 1T and a Programmable Metallization Cell (PMC). The proposed cell has concurrent error detection (CED) and correction capabilities; CED is accomplished using a dual-rail checker, while correction is accomplished by utilizing the restore operation; data from the non-volatile memory element is copied back to the SRAM core. The dual-rail checker utilizes two XOR gates each made of 2 inverters and 2 ambipolar transistors, hence, it has a hybrid nature. Extensive simulation results are provided. The simulation results show that the proposed scheme is very efficient in terms of numerous figures of merit such as delay and circuit complexity and thus applicable to integrated circuits such as FPGAs requiring secure on-chip non-volatile storage (i.e. LUTs) for multi-context configurability.
Keywords :
SRAM chips; error detection; field programmable gate arrays; logic gates; radiation hardening (electronics); random-access storage; transistors; 6T SRAM core; FPGA; LUT; PMC; SEU; XOR gates; ambipolar transistors; concurrent error detection; figures of merit; integrated circuits; inverters; nonvolatile SRAM cell; programmable metallization cell; resistive RAM; single event upset; Delays; Logic gates; Nonvolatile memory; Power dissipation; Random access memory; Resistance; Transistors; Correction; Detection; Emerging Technology; Memory Cell; Programmable Metallization Cell (PMC); SEU;
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition (DATE), 2014
Conference_Location :
Dresden
DOI :
10.7873/DATE.2014.178