DocumentCode :
1293205
Title :
Interface finite-state machines: definition, minimization, and decomposition
Author :
Daga, Ajay J. ; Birmingham, William P.
Author_Institution :
Interconnectix, Portland, OR, USA
Volume :
16
Issue :
5
fYear :
1997
fDate :
5/1/1997 12:00:00 AM
Firstpage :
497
Lastpage :
505
Abstract :
There is a well-recognized need for accurate timing verification tools that account for the functional behavior of component interfaces, and thereby do not traverse false combinational and sequential paths. Such tools, however, are susceptible to an exponential increase in task complexity as the circuit size and functional complexity of components increase. The viability of accurate timing verifiers hinges on their ability to efficiently analyze the smallest subset of circuit behaviors, while verifying the timing characteristics of the overall space of behaviors. This paper presents theoretical results that address this issue for the timing verification of interacting FSMs
Keywords :
finite state machines; minimisation of switching nets; timing; decomposition; false combinational path; false sequential path; functional timing verification; interface finite state machine; minimization; Circuit analysis; Clocks; Delay; Fasteners; Hardware; Integrated circuit interconnections; Minimization; Signal analysis; Time factors; Timing;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.631212
Filename :
631212
Link To Document :
بازگشت