Title :
LOCSTEP: a logic-simulation-based test generation procedure
Author :
Pomeranz, Irith ; Reddy, Sudhakar M.
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa Univ., Iowa City, IA, USA
fDate :
5/1/1997 12:00:00 AM
Abstract :
We present a method to generate test sequences that detect large numbers of faults (close to or higher than the number of faults that can be detected by deterministic methods) at a cost which is significantly lower than any existing test generation procedure. The generated sequences can be used alone or as prefixes of deterministic test sequences. To generate the sequences, we study the test sequences generated by several deterministic test generation procedures. We show that when deterministic test sequences are applied, the fault-free circuits go through sequences of state transitions that have distinct characteristics which are independent of the specific circuit considered. Test sequences with the same characteristics are generated in this work by using logic simulation only on the fault-free circuit, and by considering several random patterns as candidates for inclusion in the test sequence at every time unit. By fault simulating these sequences, we find that the fault coverage achieved is very close to the fault coverage achieved by deterministic sequences, and sometimes is even higher
Keywords :
circuit analysis computing; fault diagnosis; logic testing; sequential circuits; LOCSTEP; circuit fault detection; deterministic test sequence generation; fault coverage; logic simulation; state transitions; test sequence generation; Character generation; Circuit faults; Circuit simulation; Circuit testing; Costs; Fault detection; Logic circuits; Logic testing; Sequential analysis; Test pattern generators;
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on