Title :
SRAM based re-programmable FPGA for space applications
Author :
Wang, J.J. ; Katz, R.B. ; Sun, J.S. ; Cronquist, B.E. ; McCollum, J.L. ; Speers, T.M. ; Plants, W.C.
Author_Institution :
Actel Corp., Sunnyvale, CA, USA
Abstract :
An SRAM (static random access memory)-based reprogrammable FPGA (field programmable gate array) is investigated for space applications. A new commercial prototype, named the RS family, was used as an example for the investigation. The device is fabricated in a 0.25 /spl mu/m CMOS technology. Its architecture is reviewed to provide a better understanding of the impact of single event upset (SEU) on the device during operation. The SEU effect of different memories available on the device is evaluated. Heavy ion test data and SPICE simulations are used integrally to extract the threshold LET (linear energy transfer). Together with the saturation cross-section measurement from the layout, a rate prediction is done on each memory type. The SEU in the configuration SRAM is identified as the dominant failure mode and is discussed in detail. The single event transient error in combinational logic is also investigated and simulated by SPICE. SEU mitigation by hardening the memories and employing EDAC (error detection and correction) at the device level are presented. For the configuration SRAM (CSRAM) cell, the trade-off between resistor dc-coupling and redundancy hardening techniques are investigated with interesting results. Preliminary heavy ion test data show no sign of SEL (single event latch-up). With regard to ionizing radiation effects, the increase in static leakage current (static I/sub CC/) measured indicates a device tolerance of approximately 50 krad(Si).
Keywords :
CMOS logic circuits; CMOS memory circuits; SPICE; SRAM chips; aerospace instrumentation; failure analysis; field programmable gate arrays; integrated circuit measurement; integrated circuit reliability; integrated circuit testing; ion beam effects; radiation hardening (electronics); 0.25 mum; 50 krad; CMOS technology; CSRAM; EDAC; RS SRAM; SPICE simulations; SRAM based re-programmable FPGA; architecture; combinational logic; configuration SRAM; device tolerance; error detection and correction; failure mode; field programmable gate array; hardening; heavy ion test data; ionizing radiation effects; linear energy transfer; rate prediction; redundancy hardening techniques; resistor dc-coupling; saturation cross-section; single event latch-up; single event transient error; single event upset; space applications; static leakage current; static random access memory; threshold LET; CMOS technology; Data mining; Energy exchange; Field programmable gate arrays; Prototypes; Random access memory; SPICE; Single event upset; Space technology; Testing;
Journal_Title :
Nuclear Science, IEEE Transactions on