DocumentCode :
1294108
Title :
BUSFET-a radiation-hardened SOI transistor
Author :
Schwank, J.R. ; Shaneyfelt, M.R. ; Draper, B.L. ; Dodd, P.E.
Author_Institution :
Sandia Nat. Labs., Albuquerque, NM, USA
Volume :
46
Issue :
6
fYear :
1999
Firstpage :
1809
Lastpage :
1816
Abstract :
The total-dose hardness of SOI technology is limited by radiation-induced charge trapping in gate, field, and SOI buried oxides. Charge trapping in the buried oxide can lead to back-channel leakage and makes hardening SOI transistors more challenging than hardening bulk-silicon transistors. Two avenues for hardening the back-channel are 1) to use specially prepared SOI buried oxides that reduce the net amount of trapped positive charge or 2) to design transistors that are less sensitive to the effects of trapped charge in the buried oxide. In this work, we propose a partially-depleted SOI transistor structure for mitigating the effects of trapped charge in the buried oxide on radiation hardness. We call this structure the BUSFET-Body Under Source FET. The BUSFET utilizes a shallow source and a deep drain. As a result, the silicon depletion region at the back channel caused by radiation-induced charge trapping in the buried oxide does not form a conducting path between source and drain. Thus, the BUSFET structure design can significantly reduce radiation-induced back-channel leakage without using specially prepared buried oxides. Total dose hardness is achieved without degrading the intrinsic SEU or dose rate hardness of SOI technology. The effectiveness of the BUSFET structure for reducing total-dose back-channel leakage depends on several variables, including the top silicon film thickness and doping concentration, and the depth of the source.
Keywords :
CMOS integrated circuits; MOSFET; buried layers; doping profiles; isolation technology; leakage currents; radiation hardening (electronics); semiconductor device models; silicon-on-insulator; 180 to 300 nm; 3 V; 3D simulations; BUSFET; CMOS IC; SEU performance; SOI buried oxides; Si; back-channel leakage reduction; body under source FET; deep drain; doping concentration; doping level effects; partially-depleted SOI transistor structure; radiation-hardened SOI transistor; radiation-induced charge trapping; shallow source; total-dose hardness; trapped charge; Body regions; Circuits; Degradation; Doping; Ionizing radiation; Radiation hardening; Semiconductor films; Silicon on insulator technology; Single event upset; Space technology;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/23.819158
Filename :
819158
Link To Document :
بازگشت