DocumentCode :
129450
Title :
Early design stage thermal evaluation and mitigation: The locomotiv architectural case
Author :
Sassolas, T. ; Sandionigi, Chiara ; Guerre, Alexandre ; Aminot, Alexandre ; Vivet, Pascal ; Boussetta, Hela ; Ferro, Luca ; Peltier, Nicolas
Author_Institution :
LIST, CEA, Gif-sur-Yvette, France
fYear :
2014
fDate :
24-28 March 2014
Firstpage :
1
Lastpage :
2
Abstract :
To offer more computing power to modern SoCs, transistors keep scaling in new technology nodes. Consequently, the power density is increasing, leading to higher thermal risks. Thermal issues need to be addressed as early as possible in the design flow, when the optimization opportunities are the highest. For early design stages, architects rely on virtual prototypes to model their designs´ behavior with an adapted trade-off between accuracy and simulation speed. Unfortunately, accurate virtual prototypes fail to encompass thermal effects timescale. In this paper, we demonstrate that less accurate high-level architectural models, in conjunction with efficient power and thermal simulation tools, provide an adapted environment to analyze thermal issues and design software thermal mitigation solutions in the case of the Locomotiv MPSoC architecture.
Keywords :
optimisation; scaling circuits; system-on-chip; thermal management (packaging); accurate virtual prototypes; design software thermal mitigation solutions; locomotiv MPSoC architecture; modern SoC; optimization; power density; power simulation tool; thermal evaluation; thermal risks; thermal simulation tool; transistors scaling; Accuracy; Adaptation models; Analytical models; Computer architecture; Runtime; Software; Thermal analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition (DATE), 2014
Conference_Location :
Dresden
Type :
conf
DOI :
10.7873/DATE.2014.327
Filename :
6800528
Link To Document :
بازگشت