DocumentCode :
129486
Title :
Thermal analysis and model identification techniques for a logic + WIDEIO stacked DRAM test chip
Author :
Beneventi, Francesco ; Bartolini, Andrea ; Vivet, Pascal ; Dutoit, Denis ; Benini, Luca
Author_Institution :
Dept. of Electr., Electron. & Inf. Eng. (DEI), Univ. of Bologna, Bologna, Italy
fYear :
2014
fDate :
24-28 March 2014
Firstpage :
1
Lastpage :
4
Abstract :
High temperature is one of the limiting factors and major concerns in 3D-chip integration. In this paper we use a 3D test chip (WIDEIO DRAM on top of a logic die) equipped with temperature sensors and heaters to explore thermal effects. We correlated real temperature measurements with the power dissipated by the heaters using model learning techniques. The resulting compact thermal model is able to predict temperatures at chip locations far from the temperature sensors and to infer the power dissipation at any location of the chip. Results are verified by mean of an off-sample validation technique and show a high accuracy of the compact thermal model when compared with silicon measurements.
Keywords :
DRAM chips; integrated circuit testing; temperature measurement; temperature sensors; thermal analysis; 3D test chip; chip locations; compact thermal model; logic die; logic+WIDEIO stacked DRAM test chip; model identification techniques; model learning techniques; off-sample validation technique; power dissipation; real temperature measurements; silicon measurements; temperature sensors; Heating; Silicon; Temperature measurement; Temperature sensors; Three-dimensional displays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition (DATE), 2014
Conference_Location :
Dresden
Type :
conf
DOI :
10.7873/DATE.2014.345
Filename :
6800546
Link To Document :
بازگشت