DocumentCode :
1294984
Title :
New Architectural Design of CA-Based Codec
Author :
Bhaumik, Jaydeb ; Chowdhury, Dipanwita Roy
Author_Institution :
Indian Inst. of Technol. Kharagpur, Kharagpur, India
Volume :
18
Issue :
7
fYear :
2010
fDate :
7/1/2010 12:00:00 AM
Firstpage :
1139
Lastpage :
1144
Abstract :
Cellular automata (CA) has already established its novelty for bits and bytes error correcting codes (ECC). The current work identifies weakness and limitation of existing CA-based byte ECC and proposes an improved CA-based double byte ECC which overcomes the identified weakness. The code is very much suited from VLSI design viewpoint and requires significantly less hardware and power for decoding compared to the existing techniques employed for Reed-Solomon (RS) Codes. Also it has been shown that the CA-based scheme can easily be extended for correcting more than two byte errors.
Keywords :
VLSI; cellular automata; codecs; decoding; error correction; Reed-Solomon codes; VLSI design; cellular automata-based codec; decoding; double byte ECC; error correcting codes; Byte error correcting code (ECC); Reed–Solomon (RS) code; cellular automata;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2009.2020396
Filename :
5200342
Link To Document :
بازگشت