Title :
Metal layer planning for silicon interposers with consideration of routability and manufacturing cost
Author :
Wen-Hao Liu ; Tzu-Kai Chien ; Ting-Chi Wang
Author_Institution :
Dept. of Comput. Sci., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
A 2.5D IC provides a silicon interposer to integrate multiple dies into a package, which not only offers better performance than 2D ICs but also has lower manufacturing complexity than true 3D ICs. In an interposer, routing wires connect signals between dies or route signals from dies to the package substrate. The number of metal layers in an interposer is one of the critical factors to affect the routability and manufacturing cost of the 2.5D IC. Thus, how to achieve 100% routing completion rate in an interposer using a minimum number of metal layers plays a key role for the success of a 2.5D IC. This paper presents a global-routing-based metal layer planner called VGR to identify a minimal number of metal layers for an interposer with consideration of routability and manufacturing cost. Also, VGR can identify a good stacking order of the horizontal and vertical layers in an interposer such that the routing solution in the interposer costs fewer vias. To our best knowledge, this paper is the first study to solve the metal layer planning problem for silicon interposers.
Keywords :
costing; elemental semiconductors; integrated circuit packaging; network routing; silicon; 2.5D IC; 2D IC; 3D IC; VGR; dies; global-routing-based metal layer planner; horizontal layer stacking order; manufacturing cost; metal layer planning; metal layers; package substrate; routability; route signals; routing completion rate; routing solution; routing wires; silicon interposers; vertical layer stacking order; Measurement; Metals; Planning; Routing; Runtime; Stacking; Three-dimensional displays;
Conference_Titel :
Design, Automation and Test in Europe Conference and Exhibition (DATE), 2014
Conference_Location :
Dresden
DOI :
10.7873/DATE.2014.372