Title :
Concurrent error detection and fault location in a gracefully degrading ATM switch
Author :
Choi, Y.-H. ; Lee, P.-G.
Author_Institution :
Dept. of Comput. Eng., Hongik Univ., Seoul, South Korea
fDate :
12/1/1999 12:00:00 AM
Abstract :
The authors present a concurrent error detection and fault location technique for a gracefully degrading ATM switch. The switch architecture has multiple data and control planes, each of which has an identical banyan topology. Cell headers are routed via the control planes to reserve their routing paths on the data planes. Multiplicity of data planes for enhancing performance is utilised to detect errors and locate faults during normal operation. An efficient algorithm is developed to locate faulty links or switching elements while normal switching operation is being performed. Periodic checking, where the test interval is determined dynamically depending on the traffic load, is suggested to minimise the performance degradation. The identified faulty data planes can also be made usable for cell transmission
Keywords :
asynchronous transfer mode; error detection; fault location; multistage interconnection networks; telecommunication network reliability; telecommunication network routing; banyan topology; cell headers; cell transmission; control planes; data planes; error detection; fault location; gracefully degrading ATM switch; performance; periodic checking; routing paths; switch architecture; switching elements;
Journal_Title :
Communications, IEE Proceedings-
DOI :
10.1049/ip-com:19990756