Title :
Compiler-directed cache management in multiprocessors
Author :
Cheong, Hoichi ; Veidenbaum, Alexander V.
Author_Institution :
Illinois Univ., Urbana, IL, USA
fDate :
6/1/1990 12:00:00 AM
Abstract :
The necessity of finding alternatives to hardware-based cache coherence strategies for large-scale multiprocessor systems is discussed. Three different software-based strategies sharing the same goals and general approach are presented. They consist of a simple invalidation approach, a fast selective invalidation scheme, and a version control scheme. The strategies are suitable for shared-memory multiprocessor systems with interconnection networks and a large number of processors. Results of trace driven simulations conducted on numerical benchmark routines to compare the performance of the three schemes are presented.<>
Keywords :
buffer storage; multiprocessing systems; storage management; compiler directed cache management; fast selective invalidation scheme; interconnection networks; invalidation approach; multiprocessors; numerical benchmark routines; shared-memory; software-based strategies; trace driven simulations; version control scheme; Large-scale systems; Multiprocessing systems; Multiprocessor interconnection networks; Numerical simulation;