Title :
Fault tolerance: step towards WSI
Author :
Lea, R.M. ; Bolouri, H.S.
Author_Institution :
Dept. of Electr. Eng. & Electron., Brunel Univ., Uxbridge, UK
fDate :
11/1/1988 12:00:00 AM
Abstract :
Since the early 1960s, semiconductor chips have matured from single transistor devices to 1 million transistors per chip. This increase in integration has been achieved by reducing transistor dimensions, and by increasing chip sizes. However, physical limits are being reached as submicrometre dimensions are approached. Therefore, there is need for larger chip, and wafer, sizes. Manufacturers use defect tolerance to maintain the increase in chip complexity; acceptable yields are achieved with larger chip sizes. In the paper, various aspects of defect-tolerant design are investigated. It is suggested that yield improvement is only one of the many possible gains offered by defect tolerance. The advantages and disadvantages of the many approaches to defect tolerance are discussed. Wafer-scale integration appears to be the target size for defect tolerant IC chips, but as wafer size continues to increase, the constraints due to wafer-scale implementation of an architecture must be weighed up against the advantages that such devices offer. The paper also examines a particular subsystem implemented in VLSI, ULSI and WSI, and considers the relative merits of each implementation.
Keywords :
VLSI; fault location; integrated circuit testing; ULSI; VLSI; WSI; defect tolerance; fault tolerance; physical limits; submicrometre dimensions; yield improvement;
Journal_Title :
Computers and Digital Techniques, IEE Proceedings E