DocumentCode :
1300151
Title :
Single Event Effects on Static and Clocked Cascade Voltage Switch Logic (CVSL) Circuits
Author :
Hatano, Hiroshi
Author_Institution :
Dept. of Electr. & Electron. Eng., Shizuoka Inst. of Sci. & Technol., Fukuroi, Japan
Volume :
56
Issue :
4
fYear :
2009
Firstpage :
1987
Lastpage :
1991
Abstract :
In order to design radiation-hardened LSIs for space applications, single event transient upset effects on cascade voltage switch logic (CVSL) circuits have been investigated using SPICE. Static and clocked CVSL test circuits have been successfully fabricated utilizing a double polysilicon double metal N-well CMOS technology. Both CVSL circuits have been confirmed to function correctly by the fabricated chip measurements. SET simulation results have confirmed that the CVSL circuits have increased tolerance to SET. SET tolerance for the CVSL circuits is compared to that for the conventional CMOS circuits, showing that the CVSL is a candidate for a SET tolerant spaceborne logic circuit. Furthermore, the static CVSL and clocked CVSL are compared.
Keywords :
CMOS logic circuits; SPICE; elemental semiconductors; integrated circuit design; radiation hardening (electronics); silicon; tolerance analysis; SET tolerance; SPICE; clocked cascade voltage switch logic circuits; double polysilicon double metal N-well CMOS technology; radiation-hardened LSI design; single event effects; space applications; spaceborne logic circuit; static cascade voltage switch logic circuits; CMOS logic circuits; CMOS technology; Circuit testing; Clocks; Logic circuits; Logic design; Space technology; Switches; Switching circuits; Voltage; Circuit transient analysis; design methodology;
fLanguage :
English
Journal_Title :
Nuclear Science, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9499
Type :
jour
DOI :
10.1109/TNS.2009.2015663
Filename :
5204760
Link To Document :
بازگشت