DocumentCode :
1300854
Title :
Improved architectures for the add-compare-select operation in long constraint length Viterbi decoding
Author :
Page, Kevin ; Chau, Paul M.
Author_Institution :
Xenotran LLC, Crownsville, MD, USA
Volume :
33
Issue :
1
fYear :
1998
fDate :
1/1/1998 12:00:00 AM
Firstpage :
151
Lastpage :
155
Abstract :
While turbo coding techniques have received much recent attention for their extraordinary coding gains, these techniques inherently suffer latency limitations unacceptable in most telephony applications. Long constraint length (LCL) Viterbi decoding (VD) techniques hold promise for significant coding gains at low latencies. This paper presents two novel architectures for the add-compare-select unit of an LCL VD. The derived bit-serial circuits are shown to be more efficient than traditional bit-serial methods with one solution 24% more efficient than traditional approaches and requiring only 1/2 the I/O. Using these techniques, a hardware Viterbi decoder was designed, built, and tested
Keywords :
Viterbi decoding; LCL VD; add-compare-select operation; architecture; bit-serial circuit; latency; long constraint length Viterbi decoding; telephony; Circuit testing; Delay; Digital communication; Forward error correction; Hardware; Maximum likelihood decoding; Registers; Telephony; Turbo codes; Viterbi algorithm;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/4.654948
Filename :
654948
Link To Document :
بازگشت