DocumentCode :
1302005
Title :
Analytical Settling Noise Models of Single-Loop Sigma–Delta ADCs
Author :
Chen, Fu-Chuang ; Huang, Chun-Chieh
Author_Institution :
Dept. of Electr. & Control Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Volume :
56
Issue :
10
fYear :
2009
Firstpage :
753
Lastpage :
757
Abstract :
Switched-capacitor integrators are the basic building components for sigma-delta (SigmaDelta) modulators, and their incomplete charge transfer (settling problem) constitutes one of the dominant error sources in SigmaDelta modulators. Due to the complexity of the settling problem, analytic models for related noises are nonexistent. In this brief, closed forms of settling error models are obtained and represented as functions of SigmaDelta modulator system parameters. Both behavioral simulations and transistor-level circuit simulations are employed to verify these analytical models, and the results show that our analytical models are sufficiently accurate.
Keywords :
sigma-delta modulation; switched capacitor networks; SigmaDelta modulator system; analytical settling noise model; behavioral simulation; charge transfer; dominant error sources; settling error model; sigma-delta modulator; single-loop sigma-delta ADC; switched-capacitor integrator; transistor-level circuit simulation; Settling noise; sigma–delta $(SigmaDelta)$ modulation; switched capacitor (SC);
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2009.2027949
Filename :
5208386
Link To Document :
بازگشت