DocumentCode :
1302382
Title :
Performance and Thermal-Aware Steiner Routing for 3-D Stacked ICs
Author :
Pathak, Mohit ; Lim, Sung Kyu
Author_Institution :
Sch. of Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Volume :
28
Issue :
9
fYear :
2009
Firstpage :
1373
Lastpage :
1386
Abstract :
In this paper, we present a performance and thermal-aware Steiner routing algorithm for three-dimensional (3-D) stacked integrated circuits. Our algorithm consists of two steps: tree construction and tree refinement. Our tree construction algorithm builds a delay-oriented Steiner tree under a given thermal profile. We show that our 3-D tree construction involves minimization of two-variable Elmore delay function. In our tree refinement algorithm, we reposition the through-silicon-vias (TSVs) used in existing Steiner trees while preserving the original routing topology for further thermal optimization under a performance constraint. We employ a novel scheme to relax the initial nonlinear programming formulation to integer linear programming and consider all TSVs from all nets simultaneously. Our tree construction algorithm outperforms the popular 3-D maze routing by 52% in terms of performance at the cost of 15% wirelength and 6% TSV count increase for four-die stacking. In addition, our TSV relocation results in 9% maximum-temperature reduction at no additional area cost. We also provide extensive experimental results, including the following: (1) the wirelength and delay distribution of various types of 3-D interconnects; (2) the impact of TSV RC parasitics on routing and TSV relocation; and (3) the impact of various bonding styles on routing and TSV relocation. Last, we provide results on two-die stacking.
Keywords :
circuit optimisation; integrated circuit design; network routing; 3D interconnects; delay distribution; delay-oriented Sterner tree; four-die stacking; integer linear programming; nonlinear programming formulation; thermal optimization; thermal-aware Steiner routing; three-dimensional stacked integrated circuit; through-silicon-vias; tree construction algorithm; tree refinement algorithm; two-variable Elmore delay function; Steiner routing; thermal optimization; three-dimensional (3-D) integrated circuit (IC); through-silicon-via (TSV);
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2009.2024707
Filename :
5208482
Link To Document :
بازگشت