Title :
On-chip memory module designs for video-signal processing
Author :
Chang, T.-S. ; Jen, C.-W.
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fDate :
6/1/1997 12:00:00 AM
Abstract :
Two embedded memory designs are proposed for video-signal processing. Concurrent line access performs multiple-port memory accesses at the hardware cost and access time of a single port. It uses 62.24% of the area required by a conventional dual-port memory and is only 7.6% larger than a single-port 2K×8 memory. The block-access mode combines address decoders and generators, yielding block-access mode times 26%, faster than conventional schemes for a 256 words×32 bits memory size. Despite some preferred-access-order restrictions, the designs incur no loss of generality because video algorithms possess high data parallelism and low dependence
Keywords :
decoding; digital signal processing chips; memory architecture; video signal processing; 32 bit; access time; address decoders; block-access mode; concurrent line access; data parallelism; dual-port memory; embedded memory designs; hardware cost; multiple-port memory accesses; on-chip memory module; preferred-access-order restrictions; video-signal processing;
Journal_Title :
Circuits, Devices and Systems, IEE Proceedings -
DOI :
10.1049/ip-cds:19971009