DocumentCode :
1311122
Title :
Predictive 3-D Modeling of Parasitic Gate Capacitance in Gate-all-Around Cylindrical Silicon Nanowire MOSFETs
Author :
Jibin Zou ; Qiumin Xu ; Jieying Luo ; Runsheng Wang ; Ru Huang ; Yangyuan Wang
Author_Institution :
Inst. of Microelectron., Peking Univ., Beijing, China
Volume :
58
Issue :
10
fYear :
2011
Firstpage :
3379
Lastpage :
3387
Abstract :
In this paper, an analytical model for parasitic gate capacitances in gate-all-around cylindrical silicon nanowire MOSFETs (SNWTs) is developed for the first time. A practical 3-D architecture of SNWTs with surrounding-gate cylindrical channel and source/drain extension regions is taken into account in the parasitic gate capacitance modeling. The parasitic gate capacitances of the SNWT are divided into four parts: 1) outer fringe capacitance Cof; 2) inner fringe capacitance Cif; 3) overlap capacitance Cov; and 4) sidewall capacitance Cside. The 3-D capacitance system is calculated by useful methods such as the equivalent transformation and inversion of Schwarz-Christoffel mapping. The obtained model agrees well with the results of 3-D electrostatic numerical simulations. The results show that the proportion of parasitic gate capacitances in the total capacitance is increased in this gate-all-around architecture due to the ultrasmall dimension of the SNWT channel; thus, the proportion of the intrinsic capacitance is reduced. Among the capacitances, Cof is found to be the largest contributor to the total parasitic gate capacitance in FO1 delay calculation, and Cside manifests itself as a nonnegligible parasitic capacitance. The developed capacitance model can be easily incorporated into a compact core model of SNWTs for further device/circuit design optimizations with various device parameters.
Keywords :
MOSFET; capacitance; nanowires; semiconductor device models; 3D capacitance system; Schwarz-Christoffel mapping; gate-all-around cylindrical silicon nanowire MOSFET; inner fringe capacitance; outer fringe capacitance; overlap capacitance; parasitic gate capacitance; predictive 3D modeling; sidewall capacitance; surrounding-gate cylindrical channel; Capacitance; Electrostatics; Integrated circuit modeling; Logic gates; MOSFETs; Mercury (metals); Numerical models; Modeling; Schwarz–Christoffel mapping; parasitic gate capacitance; silicon nanowire MOSFETs (SNWTs); source/drain extension (SDE);
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2011.2162521
Filename :
6006525
Link To Document :
بازگشت