DocumentCode :
131323
Title :
1-Level crossing sampling scheme for low data rate image sensors
Author :
Darwish, Ali ; Fesquet, Laurent ; Sicard, Gilles
Author_Institution :
TIMA, Univ. Grenoble Alpes, Grenoble, France
fYear :
2014
fDate :
22-25 June 2014
Firstpage :
289
Lastpage :
292
Abstract :
A novel reading architecture for CMOS image sensor for low data rate has been investigated in this paper. The proposed architecture is designed using asynchronous logic and is intended to control and manage the flow of event-driven pixels. This architecture overcomes the standard difficulties encountered when managing simultaneous pixel requests without degrading the image sensor fill factor and resolution. Moreover, this reading architecture does not need an analog-to-digital converter and is capable of suppressing the spatial redundancies. This leads to a reduced image data flow.
Keywords :
CMOS image sensors; sampling methods; 1-level Crossing Sampling Scheme; CMOS image sensor; asynchronous logic; event-driven pixels; fill factor; image sensor resolution; low data rate image sensors; Analog-digital conversion; Image resolution; Image sensors; PSNR; Redundancy; Standards; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
New Circuits and Systems Conference (NEWCAS), 2014 IEEE 12th International
Conference_Location :
Trois-Rivieres, QC
Type :
conf
DOI :
10.1109/NEWCAS.2014.6934039
Filename :
6934039
Link To Document :
بازگشت